# Application Note AN 21-001



#### Revision: 02

**Issue date:** 2024-07-23

Prepared by: Dr. Arendt Wintrich

Approved by: Dr. Uwe Scheuermann

Keyword: Power Cycling, Lifetime, IGBT Modules

# Power Cycle Model for IGBT Product Lines

| 1. Int            | roduction                                                                                                                                                                                                                   | 1           |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 1.1               | Failure modes in Power Cycling                                                                                                                                                                                              | 1           |
| 1.2               | Test procedure, failure criteria and statistic                                                                                                                                                                              | 1           |
| 1.3               | History of PC lifetime modelling                                                                                                                                                                                            | 2           |
| 1.4               | Base for PC lifetime models                                                                                                                                                                                                 | 2           |
| 1.5               | Validity                                                                                                                                                                                                                    | 2           |
| 2. Pov            | wer Cycling Lifetime Models                                                                                                                                                                                                 | 3           |
| 2.1               | Lifetime Model Equations                                                                                                                                                                                                    | 3           |
| 2.2               | Time dependency ton                                                                                                                                                                                                         | 3           |
| 2.3               | Dependency from medium temperature T <sub>im</sub>                                                                                                                                                                          | 3           |
| 2.4               | Low $\Delta T_i$ behaviour described by exponent $\beta$                                                                                                                                                                    | 4           |
| 2.5               | Chip thickness k <sub>thickness</sub>                                                                                                                                                                                       | 5           |
| 2.6               | Chip size and rate of module area utilization                                                                                                                                                                               | 5           |
| 3. Pov            | wer Cycle Figures                                                                                                                                                                                                           | 5           |
| 3.1<br>3.2<br>3.3 | Modules with copper baseplate, soldered chips and aluminum bond wires<br>Modules without baseplate, soldered chips and aluminum bond wires<br>Modules without baseplate, single side sintered chips and aluminum bond wires | 6<br>7<br>8 |
|                   |                                                                                                                                                                                                                             | -           |

# 1. Introduction

Semikron Danfoss introduces with this Application Note new power cycle (PC) figures for power semiconductor modules with wire bonded chips. The failure modes covered by this Application Note are chip solder fatigue, bond wire heel crack or lift-off and in combination of later also degradation of top side metallization. The presented curves do not cover active and passive temperature cycling which rather stresses and degrades the baseplate soldering. The revision 02 introduces an additional thickness factor for rectifier devices only.

### **1.1** Failure modes in Power Cycling

Power cycling failure is an End of Life (EOL) failure. Power cycling happens, when a semiconductor chip inside a package is loaded by current and is heated up by the losses caused by the current flow. During the heating phase a temperature gradient arises inside the package. After switching off the current the chip cools down and the temperature gradient disappears. The up and down in combination with different CTE's of the used materials stresses the interconnection between the materials and leads to a wear out of the semiconductor package. Which failure mode (chip solder or bond wire) is triggered first depends on the temperature gradient and the duration of the cycle. More details about the failure mechanisms can be found for example in [2].

### 1.2 Test procedure, failure criteria and statistic

The tests to trigger these failures are Fast Power Cycling (also referred as  $PC_{sec}$ ) with  $t_{on}$  in the low second range and Slow Power Cycling (also referred as  $PC_{min}$ ) with  $t_{on} > 15s$  up to minutes. Typically, these tests are DC tests where a constant current is applied to the device under test (DUT) for a certain time  $t_{on}$  and the conduction losses heat up the device. In addition to this Semikron Danfoss has carried out inverter tests, where conduction and switching losses are used to heat up the semiconductors in short times.



The test strategy for Semikron Danfoss products is chosen to be as close as possible to real application conditions. That means the temperature swing is initially set by time  $t_{on}$  and load current  $I_L$  and then these parameters are kept constant during the whole test independent from the evolution of the temperature swing. Ageing of the DUT like "solder fatigue  $\rightarrow$  higher  $R_{th} \rightarrow$  higher  $\Delta T_j$ " or alternative "bond wire lift-off  $\rightarrow$  higher forward voltage  $\rightarrow$  higher losses  $\rightarrow$  higher  $\Delta T_j$ " increases the stress and accelerates the ageing effect. The reason to keep the load parameters constant is that in real applications, no reduction in performance is applied to keep the temperature swing constant. In [5] it was shown that this strategy is most stressful for the DUT. The failure criteria to reach EOL is an increase either of the forward voltage (V<sub>f</sub>, V<sub>CE</sub> or V<sub>DS</sub>) by 20%, of the R<sub>th</sub> by 20% or of the temperature swing  $\Delta$ T by 20%, each compared to its initial value. Weibull statistics is applied to test results to calculate a failure probability. The PC figures shown in this paper represent a 15% failure probability.

# **1.3 History of PC lifetime modelling**

The most popular model in the past from the late 90s was published by the LESIT [3] study and introduced a dependency of the cycle number from the medium junction temperature  $T_{jm} = \frac{T_{j(max)} + T_{j(min)}}{2}$  additional to the

junction temperature swing. The curves in the application manual [2] have been derived from this model by an adapted technology factor A. In 2008 a model was published at the CIPS conference [4], which considered additional parameters like current density, pulse duration, voltage class (related to chip thickness) and bond wire diameter.

At the PCIM conference in 2013 [6] and ESREF conference 2017 [7] results of a test series have been published which allowed to separate failure modes for solder fatigue and bond wire lift-off/heel crack. This is important for the improvement of power modules and is the base for the SKiM63-Model used for backside Agsintered chips and front side contact with Al bond wire. Furthermore, the model provides a function of time dependency for a much wider range of on-times used here as well.

# **1.4** Base for PC lifetime models

The PC lifetime models provided in the following text combine the investigation results published by researchers of Semikron Danfoss and other affiliations with the extensive data base generated by Semikron Danfoss during product qualifications and lifetime model validations. This data base comprises:

- About 1000 DUT stressed in power cycles tests over the last years are considered
- More than 60% of these are tested until EOL. The other 40% of DUT did not fail during the test time but had to be stopped due to failing of one of the 60% group in the setup
- Test of modules with and without baseplate
- Voltage classes from 600V to 1700V
- IGBT, CAL Diode, Rectifier and SiC devices like MOSFETs or Schottky diodes
- Chip thickness from 70µm to 310µm
- t<sub>on</sub> times from 0.07s to 60s in DC-test and 0.04s to 0.5s in Inverter test (AC with switching losses)
- $\Delta T_j$  from 50K to 120K (DC-Test) and 30K to 63K (Inverter test)
- Medium temperature between  $T_{jm} = 333K \dots 400K (32^{\circ}C \dots 127^{\circ}C)$

### 1.5 Validity

The models presented here are valid for Semikron Danfoss Product Lines used mainly for transistors (IGBT, MOSFET) and in some cases also for rectifiers but all with Al bond wire connection on the front side and solder or Ag sinter connection on the backside of the chips. Power cycle curves previously published are herewith obsolete, especially the curves presented in the application manual [2]. The curves in the 2<sup>nd</sup> edition (2015) represented the state of knowledge in the early 2000er. In the meanwhile, a lot of investigations and publications provide a much better understanding of influencing parameters and interaction of different operating conditions.



# 2. Power Cycling Lifetime Models

# 2.1 Lifetime Model Equations

The model equations use terms of long time established power cycle models like Arrhenius Term and Coffin-Manson Law [3] as well as the time dependency and the chip thickness [6] [7]. The formula is extended by two terms with an exponent  $\beta$  which results in an additional increase of N<sub>f</sub> at low  $\Delta$ Tj [10].

$$N_{f} = A_{0} \cdot A_{1}^{\beta} \cdot \Delta T_{j}^{-\beta} \cdot \Delta T_{j}^{\alpha} \cdot e^{\left(\frac{E_{a}}{k_{B} \cdot T_{jm}}\right)} \cdot \frac{C + t_{on}^{\gamma}}{C + 2^{\gamma}} \cdot k_{thickness}$$
  
with  $\beta = e^{\left(\frac{-(\Delta T_{j} - T_{0})}{\lambda}\right)}$ 

The model equation can be used for all types of Semikron Danfoss power modules with slightly adapted set of parameters.

# 2.2 Time dependency ton

The term in the model equation related to  $t_{on}$  in seconds was introduced in the SKiM63 lifetime model [6] for sintered and wire bonded power modules. It has been adapted to the test results here for other assembly technologies using the parameter C and  $\gamma$ . It is a time dependent scaling factor, normalized to a pulse duration (heating time) of  $t_{on}=2s$ . For modules with copper baseplate a different dependency was found compared to modules without baseplate, even though the front and back side chip contacts are the same. A reason might be the different temperature gradient inside the module in Y and X direction as well as a different micromechanical bending behavior depending on the construction of the power module (with or without baseplate). Furthermore, in modules without baseplate smaller chips are used while in baseplate modules typically larger chips are built-in.

Nevertheless, higher numbers of cycles are achievable in all cases for short cycles, while for longer durations the power cycling capability is lower. The function approaches a minimum value for times 30...60s and in [8] it is mentioned that for time < 40ms no further increase of cycle numbers can be expected.

Fatigue of the baseplate solder is an additional failure mode for modules with baseplate. This ageing process is not the relevant failure mode in the tests considered here for the PC models, but can lead to a lower number of cycles, especially with long cycle durations (blue curve in Figure 1).



# 2.3 Dependency from medium temperature T<sub>jm</sub>

The medium temperature is defined as  $T_{jm} = \frac{T_{j(max)} + T_{j(min)}}{2}$  and is used as an absolute value in Kelvin. It is not the average temperature over time. The influence of the medium temperature is much lower as it was



predicted for example in [3] and used in [2]. This can lead to the situation that the old models predict much higher cycle numbers than today's models, especially at low temperature levels.

For example, if an IGBT is stressed by a temperature swing of  $\Delta T_j=60K$  in the application, it can withstand about 880k cycles at a lower turning point of  $T_{j(min)}=40$ °C (40°C  $\leftrightarrow 100$ °C). On the other hand the expected number of cycles is only about 260k at the same  $\Delta T=60K$  but at an upper turning point of  $T_{j(max)}=150$ °C (90°C  $\leftrightarrow 150$ °C) (see Figure 2).



### **2.4** Low $\Delta T_j$ behaviour described by exponent $\beta$

In several papers and studies the topic "What happens at low  $\Delta T_j$ ?" has been investigated [8]. Depending on the test conditions and the triggered failure mode (solder fatigue) an increase of N<sub>f</sub> was reported. Furthermore there appears to be a discrepancy between the predicted numbers of formerly used PC models and the field experience of inverter operating for years at low frequencies and low  $\Delta T_j$  for example at  $\Delta T_j$ =30K. These considerations lead to the theory for a stronger increase of the cycle numbers towards low  $\Delta T_j$ .

One problem is, that the models are derived from accelerated tests at  $\Delta T_j=70K$  and  $\Delta T_j=110K$  where plastic deformation dominates. They are applied to the low  $\Delta T_j$  in the real applications where more and more elastic deformation takes place [9]. Test under conditions like in the application are not possible for product qualification as they would need years of testing time.

To provide evidence for this theory inverter tests have been performed with a back-to-back inverter to stress the IGBT on the inverter side and the diodes on the rectifier side. The current amplitude of the sine wave function was set to 80% nominal current and with additional switching losses the desired  $\Delta T_j$  was achieved within sufficiently short times. The inverter output frequency was modulated between 2Hz and 10.5Hz to set the exact  $\Delta T_j$ . The overall test duration was 1.5 years.

The test results in Figure 3 are set in relation to an expected value  $N_{f^*}$  without low  $\Delta T_j$  effect.  $N_{f^*}$  was calculated with the power cycle model from chapter 2.1 without the low  $\Delta T_j$  extension  $(A_1^{\ \beta} \cdot \Delta T_j^{\ -\beta})$  but with the thickness factor and the time dependency:

$$N_{f*} = A_0 \cdot \Delta T_j^{\alpha} \cdot e^{\left(\frac{E_a}{k_B \cdot T_{jm}}\right)} \cdot \frac{C + t_{on}^{\gamma}}{C + 2^{\gamma}} \cdot k_{thickness}$$

A clear increase towards low  $\Delta T_j$  can be seen (factor >1). The parameters A<sub>1</sub>, T<sub>0</sub> and  $\lambda$  used in combination with the exponent  $\beta$  were derived from the blue curve in Figure 3.

The root cause of failure in the inverter test was solder fatigue beginning at the chip center. In [7] was shown that the effect is related to the short cycle times. This is in contrast to high  $\Delta T_j$  DC tests in which the solder fatigue starts in the corners and the edges of the chips. When the devices failed, the bond wire contact was still there, but was already seriously damaged.





# 2.5 Chip thickness k<sub>thickness</sub>

An influence of the chip thickness was observed too as it was indirectly introduced by the voltage class in [4] (IGBT of higher voltage class are thicker than low voltage IGBT). Thicker chips are stiffer and generate higher stress on the interconnections and fail earlier.

The thickness of the different chip generations and from different suppliers are not known to the user of the power modules. Furthermore, there was only a very small dependency between 650V and 1200V IGBT observed, much smaller than the standard deviation considering the total number of test results under one test condition. Therefore, the thickness is clustered here to make the model more user friendly. It is implemented into the model by constant factors. For SiC devices the factor represents not only the thickness which contributes to the stiffness but also different material properties like Young's modulus (modulus of elasticity) which is about factor 3 higher for SiC compared to Si.

- Factor = 1 is used for IGBT with a blocking voltage <=1200V
- Factor = 0.65 for 1700V IGBT, CAL diodes
- Factor = 0.5 is used for rectifier (thyristor, mains diodes) inside IGBT module housings
- Factor = 0.33 is used for SiC devices with a blocking voltage <=1200V

### 2.6 Chip size and rate of module area utilization

The power cycle capability is not heavily influenced by the area of the single chip. That means a large 150A chip can achieve the same number of cycles at a given  $\Delta T_j$  as a small 25A chip. The same applies for the utilization of the internal available module area. A module completely equipped with silicon chips achieves nearly the same number of cycles as the same type of module only partially equipped (see the results in [11]). Therefore, it is feasible to apply the same formula for a whole product family and it is not necessary to distinguish between modules with lower and higher nominal currents.

# **3. Power Cycle Figures**

Three partially different sets of parameters are used for the different types of assembly technologies.



# 3.1 Modules with copper baseplate, soldered chips and aluminum bond wires

The model is valid for the product families SEMITRANS and SEMiX

| Table 1: Parameter for power cycle model "Baseplate Modules" |                      |                                                  |  |  |
|--------------------------------------------------------------|----------------------|--------------------------------------------------|--|--|
| Parameter                                                    | Value                | Explanation                                      |  |  |
| A <sub>0</sub>                                               | 2.9E+09              | Technology Coefficient                           |  |  |
| A <sub>1</sub>                                               | 60                   | Factor of Low $\Delta T$ Extension               |  |  |
| T <sub>0</sub> [K]                                           | 40                   | Initial Temperature for Low $\Delta T$ Extension |  |  |
| λ[Κ]                                                         | 17                   | Drop Constant of Low $\Delta T$ Extension        |  |  |
| α                                                            | -4.3                 | Coffin-Manson Exponent                           |  |  |
| E <sub>a</sub> [J]                                           | 4.50E-20             | Activation Energy                                |  |  |
| k <sub>B</sub> [J/K]                                         | 1.38E-23             | Boltzmann Constant                               |  |  |
| С                                                            | 1                    | Time Coefficient                                 |  |  |
| γ                                                            | -0.75                | Time Exponent                                    |  |  |
| kthickness                                                   | 1   0.65  0.5   0.33 | Chip Thickness Factor (see 2.5)                  |  |  |





# 3.2 Modules without baseplate, soldered chips and aluminum bond wires

The model is valid for the product families MiniSKiiP, SEMITOP, SKiiP3, SKiM4/5

| Table 2: Parameter for power cycle model "Modules without Baseplate" |                      |                                                  |  |  |
|----------------------------------------------------------------------|----------------------|--------------------------------------------------|--|--|
| Parameter                                                            | Value                | Explanation                                      |  |  |
| A <sub>0</sub>                                                       | 2.90E+09             | Technology Coefficient                           |  |  |
| A <sub>1</sub>                                                       | 60                   | Factor of Low $\Delta T$ Extension               |  |  |
| T <sub>0</sub> [K]                                                   | 40                   | Initial Temperature for Low $\Delta T$ Extension |  |  |
| λ [K]                                                                | 17                   | Drop Constant of Low $\Delta T$ Extension        |  |  |
| α                                                                    | -4.3                 | Coffin-Manson Exponent                           |  |  |
| E <sub>a</sub> [J]                                                   | 4.50E-20             | Activation Energy                                |  |  |
| k <sub>B</sub> [J/K]                                                 | 1.38E-23             | Boltzmann Constant                               |  |  |
| С                                                                    | 0.38                 | Time Coefficient                                 |  |  |
| γ                                                                    | -0.7                 | Time Exponent                                    |  |  |
| kthickness                                                           | 1   0.65  0.5   0.33 | Chip Thickness Factor (see 2.5)                  |  |  |





# 3.3 Modules without baseplate, single side sintered chips and aluminum bond wires

The model is valid for the product families SKiM63/93 and SKiiP4

| Table 3: Parameter for power cycle model "Modules with Sintered Chips" |                      |                                                  |  |  |
|------------------------------------------------------------------------|----------------------|--------------------------------------------------|--|--|
| Parameter                                                              | Value                | Explanation                                      |  |  |
| A <sub>0</sub>                                                         | 2.05E+11             | Technology Coefficient                           |  |  |
| A <sub>1</sub>                                                         | 60                   | Factor of Low $\Delta T$ Extension               |  |  |
| T <sub>0</sub> [K]                                                     | 38                   | Initial Temperature for Low $\Delta T$ Extension |  |  |
| λ[Κ]                                                                   | 17                   | Drop Constant of Low $\Delta T$ Extension        |  |  |
| α                                                                      | -4.3                 | Coffin-Manson Exponent                           |  |  |
| E <sub>a</sub> [J]                                                     | 2.54E-20             | Activation Energy                                |  |  |
| k <sub>B</sub> [J/K]                                                   | 1.38E-23             | Boltzmann Constant                               |  |  |
| С                                                                      | 1.44                 | Time Coefficient                                 |  |  |
| γ                                                                      | -1.21                | Time Exponent                                    |  |  |
| kthickness                                                             | 1   0.65  0.5   0.33 | Chip Thickness Factor (see 2.5)                  |  |  |







# Symbols and Terms

| Letter Symbol                                      | Term                                                     |  |
|----------------------------------------------------|----------------------------------------------------------|--|
| CTE [ppm/K]                                        | Coefficient of thermal expansion                         |  |
| EOL                                                | End of Life                                              |  |
| ∆Tj [K]                                            | Temperature swing of a chip                              |  |
| Tj                                                 | Virtual junction temperature                             |  |
| T <sub>jm</sub> [K]                                | Medium temperature of $\Delta T$ (absolute temperature)  |  |
| t <sub>on</sub> [s]                                | Pulse duration, heating time of a power cycle in seconds |  |
| V <sub>f</sub> , V <sub>CE</sub> , V <sub>DS</sub> | Forward voltage of a semiconductor (Diode, IGBT, MOSFET) |  |

A detailed explanation of the terms and symbols can be found in the "Application Manual Power Semiconductors" [2].

### References

- [1] www.semikron-danfoss.com
- [2] A. Wintrich, U. Nicolai, W. Tursky, T. Reimann, "Application Manual Power Semiconductors", 2nd edition, ISLE Verlag 2015, ISBN 978-3-938843-83-3
- [3] M. Held, P. Jacob, G. Nicoletti, P. Scacco, M.-H. Poech "Fast Power Cycling lifetime of IGBT Modules in Traction Application", Power Electronic and Drive Systems 1997 ("LESIT")
- [4] R. Bayerer, T. Herrmann, T. Licht, J. Lutz und M. Feller, "Model for Power Cycling lifetime of IGBT Modules - various factors influencing lifetime," 5th International Conference on Integrated Power Systems (CIPS), 2008.
- [5] U. Scheuermann, S. Schuler. "Impact of Test Control Strategy on Power Cycling Lifetime", Microelectronic Reliability 50, 2010
- [6] U.Scheuermann, R.Schmidt: "A New Lifetime Model for Advanced Power Modules with Sintered Chips and Optimized Al Wire Bonds", Proc. PCIM Europe 2013, 810-817.
- [7] M. Junghaenel, U. Scheuermann: "Impact of load pulse duration on power cycling lifetime of chip interconnection solder joints"; ESREF 2017
- [8] G. Zeng, R. Alvarez, C. Künzel, J. Lutz: "Power cycling results of high power IGBT modules close to 50 Hz heating process" EPE ECCE Europe 2019
- [9] N. Dornic, et al.: "Stress-Based Model for Lifetime Estimation of Bond Wire Contacts Using Power Cycling Tests and Finite-Element Modeling" IEEE Journal of Emerging and Selected Topics in Power Electronics, Bd. 7, 2019.
- [10]J. Lutz, C. Schwabe, Z. Guang, L. Hein, "Validity of power cycling lifetime models for modules and extension to low temperature swings", EPE 2020
- [11]F. Nehr, M. Kind, M. Montaine, U. Scheuermann, "Chip Area Impact on Power Cycling Lifetime of IGBT Modules", PCIM 2021



## IMPORTANT INFORMATION AND WARNINGS

The information provided in this document may not be considered as any guarantee or assurance of product characteristics ("Beschaffenheitsgarantie"). This document describes only the usual characteristics of Semikron Danfoss products to be expected in typical applications, which may still vary depending on the specific application. Therefore, products must be tested for the respective application in advance. Resulting from this, application adjustments of any kind may be necessary. Any user of Semikron Danfoss products is responsible for the safety of their applications embedding Semikron Danfoss products and must take adequate safety measures to prevent the applications from causing any physical injury, fire or other problem, also if any Semikron Danfoss product becomes faulty. Any user is responsible for making sure that the application design and realization are compliant with all laws, regulations, norms and standards applicable to the scope of application. Unless otherwise explicitly approved by Semikron Danfoss in a written document signed by authorized representatives of Semikron Danfoss, Semikron Danfoss products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.

No representation or warranty is given and no liability is assumed with respect to the accuracy, completeness and/or use of any information herein, including without limitation, warranties of non-infringement of intellectual property rights of any third party. Semikron Danfoss does not convey any license under its or a third party's patent rights, copyrights, trade secrets or other intellectual property rights, neither does it make any representation or warranty of non-infringement of intellectual property rights of any third party which may arise from a user's applications. This document supersedes and replaces all previous Semikron Danfoss information of comparable content and scope. Semikron Danfoss may update and/or revise this document at any time.

Semikron Danfoss International GmbH Sigmundstrasse 200, 90431 Nuremberg, Germany Tel: +49 911 65596663 sales@semikron-danfoss.com, www.semikron-danfoss.com